# VLSI Assignment-2

Viswanadh 2019112011

#### **General Points**

- All subparts have been answered accordingly.
- Few explanations were given at last for questions instead of mentioning in respective subparts to maintain a flow
- Plot titles couldn't be attached to all plots hence I didn't crop the title bar to include the title of the netlist.
- Codes and supporting files can be found <u>here</u>

#### Question 3

- 3. Consider a CMOS inverter with size 'W', which has the following parameters :  $L=0.18\mu m$ ,  $W_n=W=1.8\mu m$  and  $W_p=2.5\times W$ .
  - (a) Using NGSPICE, plot VTC of inverter-1 ( $I_1$ ) for the case when the inverter is driving a same sized inverter ( $I_2$ ) as shown in Fig. 1.



Figure 1

- (b) As discussed in class, derive the expressions for noise-margins  $NM_H$  and  $NM_L$  for a CMOS inverter.
- (c) From the VTC plot in (a) find the noise margin parameters  $(V_{IH}, V_{IL}, V_{OH}, V_{OL})$  and calculate  $NM_H$  and  $NM_L$ . Compare the noise-margins obtained from simulation with the theoretical values obtained in part (b) for which you can use  $V_T$  values that you extracted in assignment-1.
- (d) Draw layout for case (a), extract the netlist and run post layout simulation to plot VTC of  $I_1$  and find its  $NM_H$  and  $NM_L$  by clearly showing all noise-margin parameters on the plot. Tabulate theoretical, pre-layout and post-layout noise-margins for  $I_1$ . Do you observe any difference (pre-layout vs post-layout)? Comment.

#### Part a)

N E S

```
.include TSMC 180nm.txt
param SUPPLY=1.8
.param LAMBDA=0.09u
.global gnd vdd
*vin a 0 pulse 0 1.8 Ons 1ns 1ns 10ns 20ns
Vdd vdd gnd 'SUPPLY'
.subckt inv y x vdd gnd
.param width_P={50*LAMBDA}
.param width_N={20*LAMBDA}
M1 y x gnd gnd CMOSN W={width_N} L={2*LAMBDA} AS={5*width_N*LAMBDA}
 PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N}
12 y x vdd vdd CMOSP W={width_P} L={2*LAMBDA} AS={5*width_P*LAMBDA}
 PS={10*LAMBDA+2*width P} AD={5*width P*LAMBDA} PD={10*LAMBDA+2*width P}
.ends inv
x1 b a vdd gnd inv
x2 c b vdd gnd inv
*.tran 0.1n 2n
.dc vin 0 1.8 0.01
.control
plot v(a) v(b)
set curplottile = "Viswanadh 2019112011"
.endc
```

• We've designed our two-inverter system using the subckt command which is similar to one used in previous assignment codes. Then accordingly I've plotted the VTC for one of those inverters.

#### Plot

Plot of  $V_{OUT}$  vs time and  $V_{IN}$  vs time for  $I_1$ .

X-axis: time(in S) Y-axis: Voltage(in V)

---- V<sub>OUT</sub> ---- V<sub>IN</sub>

Line segments are drawn at points where |slope| is 1. These points make up the coordinates  $\{(V_{IL}, V_{OH})\}$  and  $\{(V_{IH}, V_{OL})\}$  as the region between these points give us gain greater than 1 which is an undesired characterstic when preparing an Inverter



### Part b)



Keeping 
$$V_1 = V_{1L}$$
,

 $V_{1L} = \frac{3V_{00} - 3|V_{7P}| + 5V_{7N}}{8}$ 

Keeping  $V_{1L}$  value in @ to get Von;

 $V_{0N} = \frac{7V_{00} + |V_{7P}| + V_{7N}}{8}$ 

Again finding  $\frac{\partial V_o}{\partial V_i} = -1$ , Similar to previous workings VOD + | VTP | - VTN1 - ( VTN +VDD+ | VTP | -2V; ) substituting Vi = Vin, Viu = 5 VDD - 5 NTP + 3VTN substituting Vin value in (6), ther Vo=VoL = Vac = VOD - (VTP) - VTN Now firely, MMN = NON - NIN

$$= \frac{V_{00} + 3|V_{TP}| - V_{TN}}{4}$$

$$= \frac{V_{1L} - V_{0L}}{V_{00} + 3V_{TN} - |V_{TP}|}{4}$$

#### Part c)

- The slope of  $V_{OUT}$  vs  $V_{IN}$  graph is = |1| at 2 points  $P_1$  and  $P_2$  (say). From the VTC plot in a, we get  $P_1$  (0.7396, 1.69629) and  $P_2$  (0.997239, 0.103097) which are correspondingly (VIL,VOH) and (VIH,VOL).
- Now,

$$NM_H = V_{OH} - V_{IH}$$
  
 $NM_L = V_{IL} - V_{OL}$ 

ie  $NM_H = 1.69629 - 0.9972 = 0.69909$  and  $NM_L = 0.636503$ . Tabulated data and comparison with the theoretical values is presented in the coming slides.

## Part d)

L A Y O U T



#### Parameters taken:

P-diffusion –  $12\lambda / 50\lambda$ N-diffusion –  $12\lambda / 20\lambda$ 

#### Netlist extracted from MAGIC

```
VTC for post layout ckt
.option scale=0.09u
.include TSMC 180nm.txt
.param SUPPLY=1.8
.global gnd vdd
Vdd vdd gnd 'SUPPLY'
vin a gnd 1.8
10 c b vdd inverter_0/w_n8_n5# CMOSP w=50 l=2
  ad=250 pd=110 as=250 ps=110
M1 c b gnd Gnd CMOSN w=20 l=2
  ad=100 pd=50 as=100 ps=50
12 b a vdd inverter_1/w_n8_n5# CMOSP w=50 l=2
  ad=250 pd=110 as=250 ps=110
  b a gnd Gnd CMOSN w=20 l=2
  ad=100 pd=50 as=100 ps=50
CO inverter 0/w n8 n5# b 0.06fF
  b vdd 0.54fF
  gnd c 0.21fF
  b vdd 0.02fF
    c 0.05fF
```

```
inverter_0/w_n8_n5# vdd 0.13fF
  vdd c 0.54fF
  a gnd 0.05fF
  a b 0.05fF
   b gnd 0.21fF
   a vdd 0.02fF
   and b 0.05fF
   inverter 1/w n8 n5# vdd 0.13fF
   gnd Gnd 0.13fF
   vdd Gnd 0.03fF
   a Gnd 0.12fF
   inverter 1/w n8 n5# Gnd 1.68fF
   and Gnd 0.13fF
   c Gnd 0.07fF
  vdd Gnd 0.03fF
23 b Gnd 0.20fF
.dc vin 0 1.8 0.01
.control
olot v(a) v(b)
set curplottile = "Viswanadh 2019112011"
```

 We've designed our two-inverter system by taking the netlist from MAGIC including the parasitic capacitances. Then accordingly I've plotted the VTC for one of those inverters.

#### Plot

```
Plot of V<sub>OUT</sub> vs time and V<sub>IN</sub> vs time for I<sub>1</sub>.

X-axis: time(in S) Y-axis: Voltage(in V)
---- V<sub>OUT</sub>
---- V<sub>IN</sub>
```

Line segments are drawn at points where |slope| is 1. These points make up the coordinates  $\{(V_{IL}, V_{OH})\}$  and  $\{(V_{IH}, V_{OL})\}$  as the region between these points give us gain greater than 1 which is an undesired characterstic when preparing an Inverter



- The slope of  $V_{OUT}$  vs  $V_{IN}$  graph is = |1| at 2 points  $P_1$  and  $P_2$  (say). From the VTC plot in a, we get  $P_1$  (0.742222, 1.69387) and  $P_2$  (0.994931, 0.105242) which are correspondingly (VIL,VOH) and (VIH,VOL).
- Now,

$$NM_H = V_{OH} - V_{IH}$$
  
 $NM_I = V_{II} - V_{OI}$ 

ie  $NM_H = 1.69387 - 0.994931 = 0.698939$  and  $NM_L = 0.63698$ .

```
ngspice 1 ->

x0 = 0.742222, y0 = -1.00213

x0 = 0.994931, y0 = -1

x0 = 0.74202, y0 = 1.69387

x0 = 0.995075, y0 = 0.104194

x0 = 0.99494, y0 = 0.105242
```

|             | V <sub>OL</sub> (in V) | V <sub>IL</sub> (in V) | V <sub>IH</sub> (in V) | V <sub>OH</sub> (in V) | NM <sub>H</sub> (in V) | NM <sub>L</sub> (in V) |
|-------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|
| Theoretical | 0.1                    | 0.853                  | 1.05                   | 1.69                   | 0.648                  | 0.753                  |
| Pre-Layout  | 0.103                  | 0.74                   | 0.997                  | 1.696                  | 0.69909                | 0.636503               |
| Post-Layout | 0.105                  | 0.742                  | 0.995                  | 1.694                  | 0.698939               | 0.63698                |

We can observe that in our theoretical and Pre-layout calculations we didn't consider the internal capacitances. But still NGSPICE takes up good approximations for MOSFET than our manual calculations hence resulting in a better voltage readings in Pre-layout readings which are most accurate. Also it can be noted that Post-layout values which are obtained from MAGIC are almost similar to pre-Layout readings. Also VTCs obtained are in line to our theory

#### Question 4

4. A typical CMOS inverter is considered to drive 4 similar inverters or having a fan-out of 4 (FO4 inverter). We want to characterize the delay of FO4 inverter, for which input and output waveforms should also

be typical in nature. Consider the figure 2, where an inverter with size 'W' has following parameters:  $L=0.18\mu m$ ,  $W_n=W=1.8\mu m$  and  $W_p=2.5\times W_n$ . Write a net-list for the given configuration and apply a piece wise linear input at node 'A' as follows:  $V_{in}$  vin A 0 pwl (0 0V 0.5ns 1.8V 1.1ns 1.8V 1.5ns 0V 10ns 0V).



Figure 2

- (a) As discussed in class, derive the expressions for rise-time ( $\tau_{rise}$ ) and fall-time ( $\tau_{fall}$ ) for an inverter in terms of noise margin parameters, supply voltage, threshold voltages of devices,  $K_n, K_p$  and load capacitance ( $C_L$ ). Calculate  $K_p \tau_{rise}/C_L$  and  $K_n \tau_{fall}/C_L$  using the required values from the results obtained in problem 2(d), where  $K = \mu C_{ox} \frac{W}{L}$ .
- (b) Run transient simulation for 5 ns in step size of 10 ps for the given circuit and plot the signals at node 'C' and 'D' in the same graph. From the graphs, find the values of  $\tau_{rise}$  and  $\tau_{fall}$  at both the nodes C and D (You may consider 10% to 90% of the transient for finding rise/fall times. Use .measure for accuracy). Are they same? Comment.
- (c) Use .MEASURE command in NGSPICE and tabulate the propagation delays (input to output) of inverters  $I_3$  and  $I_4$ . Are they same? Discuss.
- (d) Plot the supply current  $I_{DD}$  as shown in the figure and explain the plot obtained.
- (e) Plot the ground current  $I_{SS}$  as shown in the figure and explain the plot obtained.

# Part A) For T<sub>RISE</sub>



Calculation used for finding  $K_PT_{RISE}/C_L = 2*(0.853+0.44)\div(1.8-0.853-0.44)^2 + ln((1.8+1.69-2\times1.05-2\times0.44)\div(1.8-1.69))\div(1.8-0.853-0.44)$ 

## For T<sub>FALL</sub>



Nove

MO:20MM 770:20Mg

In this case, change on capacition falls from Vo to O Mall is the time taken for this.

Now we can observe that NMOS moves from Saturation

Region to linear region for  $V_0 = V_1 - V_{H}$ Trajion to linear region  $V_1 - V_{H}$ Vol

Told

Told

Told

Told

Vi-Vth

Vi-Vth

Solving this on lives of previous questions

Cor get your = 20 (Voo-Vint Van) + C. In (2vin-2van-Voi)

Kn. (Vin-Van)

Now we get Kn. The dy appropriately dulytituting the Volume which an also used previously.

We can notice that we are getting equal values for  $K_PT_{RISE}/C_L$  and  $K_NT_{FALL}/C_L$ 

• Calculation used for finding  $K_N T_{FALL}/C_L = 2*(1.8-1.05+0.55) \div (1.05-0.55)$ ^2 + In  $((2\times1.05-2\times0.55-0.1)\div(0.1))\div(1.05-0.55)$ 

#### Part B)

### N E T L I S

```
include TSMC_180nm.txt
param SUPPLY=1.8
param LAMBDA=0.09u
.global gnd vdd
dd vdd gnd 'SUPPLY'
.subckt inv0 y x vdd gnd
       x gnd gnd CMOSN W={width_N} L={2*LAMBDA} AS={5*width_N*LAMBDA}
={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N}
x vdd vdd CMOSP W={width_P} L={2*LAMBDA} AS={5*width_P*LAMBDA}
={10*LAMBDA+2*width_P} AD={5*width_P*LAMBDA} PD={10*LAMBDA+2*width_P}
subckt inv1 y x vdd gnd
 param width_P={4*50*LAMBDA
  param width_N={4*20*LAMBD
    y x gnd gnd CMOSN W={width_N} L={2*LAMBDA} AS={5*width_N*LAMBDA}

PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N}

y x vdd vdd CMOSP W={width_P} L={2*LAMBDA} AS={5*width_P*LAMBDA}

PS={10*LAMBDA+2*width_P} AD={5*width_P*LAMBDA} PD={10*LAMBDA+2*width_P}
ends inv1
 .subckt inv2 y x vdd gnd
param width_P={16*50*LAMBDA
 param width N={16*20*LAMBDA]
   PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N} d c d1 vdd CMOSP W={width_P} L={2*LAMBDA} AS={5*width_P*LAMBDA} PS={10*LAMBDA+2*width_P} AD={5*width_P*LAMBDA} PD={10*LAMBDA+2*width_P}
 .ends inv2
```

```
param width_N={64*20*LAMBDA}
1 y x gnd gnd CMOSN W={width_N} L={2*LAMBDA} AS={5*width_N*LAMBDA}
PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N}
y x vdd vdd CMOSP W={width_P} L={2*LAMBDA} AS={5*width_P*LAMBDA}
PS={10*LAMBDA+2*width_P} AD={5*width_P*LAMBDA} PD={10*LAMBDA+2*width_P}
  subckt inv4 y x vdd gnd
param width_P={376*50*LAMBD
param width_N={376*20*LAMBD
x1 b a vdd gnd inv0
x2 c b vdd gnd inv1
*x3 d c vdd gnd inv2
 vin a 0 pwl (0 0V 0.5ns 1.8V 1.1ns 1.8V 1.5ns 0V 10ns 0V)
 tran 10ps 5n
  .dc vin 0 1.8 0.01
$for C
.measure tran tpdrC
+ TRIG v(c) VAL='0.1*SUPPLY' RISE=1
+ TARG v(c) VAL='0.9*SUPPLY' RISE=1
  measure tran tpdf(
   TRIG v(c) VAL='0.9*SUPPLY' FALL=1
TARG v(c) VAL='0.1*SUPPLY' FALL=1
$for D
.measure tran tpdrD
+ TRIG v(d) VAL='0.1*SUPPLY' RISE=1
+ TARG v(d) VAL='0.9*SUPPLY' RISE=1
  measure tran tpdfD
    TRIG v(d) VAL='0.9*SUPPLY' FALL=1
TARG v(d) VAL='0.1*SUPPLY' FALL=1
```

```
.control
run
let idd = (-lol#branch)
let iss = (-lol2#branch)
set curplottile = "Viswanadh 2019112011"
plot v(c) v(d)
plot idd iss
.endc
```

Here we designed a FO4 Inverter for an inverter. I've used subckt for each CMOS inverter as they have different values of W. Also I've used .MEASURE function to accurately get the RISE and FALL times.

We define them as follows for this case:

**T**<sub>RISE</sub>: Time taken for the voltage to change from 10% to 90% of the supply value.

 $T_{FALL}$ : Time taken for the voltage to change from 90% to 10% of the supply value.

Also I've created new terminal to get the current through the terminal/branch.

#### Plot

```
Plot of V_C vs time and V_D vs time . 
X-axis: time(in S) Y-axis: Voltage(in V) ---- V_C ---- V_D
```



tpdrc = 1.699407e-10 tpdfc = 1.616961e-10 tpdrd = 1.865388e-10 tpdfd = 1.681677e-10

\*Time values obtained from NGSPICE simulation

|   | TRISE (10 <sup>-10</sup> s) | TFALL (in 10 <sup>-10</sup> s) |
|---|-----------------------------|--------------------------------|
| С | 1.6994                      | 1.6169                         |
| D | 1.86538                     | 1.6816                         |

Generally T<sub>RISE</sub> and T<sub>FALL</sub> are governed by the measurements of PMOS and NMOS respectively. We can observe the rise and Fall times of inverter C and D aren't the same and this can be attributed to the fact that their widths aren't the same which in turn changes their parasitic capacitance values directly affecting the RISE and FALL times of the inverter.

#### Part C)

N E S

```
measure tran Tpdr3.
 TRIG v(c) VAL='SUPPLY/2' FALL=1
 TARG v(d) VAL='SUPPLY/2' RISE=1
measure tran Tpdf3
 TRIG v(c) VAL='SUPPLY/2' RISE=1
 TARG v(d) VAL='SUPPLY/2' FALL=1
.measure tran tpdC param='(Tpdr3+Tpdf3)/2' goal=0
.measure tran Tpdr4
 TRIG v(d) VAL='SUPPLY/2' FALL=1
 TARG v(e) VAL='SUPPLY/2' RISE=1
.measure tran Tpdf4
 TRIG v(d) VAL='SUPPLY/2' RISE=1
TARG v(e) VAL='SUPPLY/2' FALL=1
.measure tran tpdD param='(Tpdr4+Tpdf4)/2' goal=0
```

\*This is continuation for the previous NETLIST

- We simply used the measure function to find out the propagation delay values. Here, we define propagation delay as the sum of RISE and FALL times of the chosen inverter.
- Here suffix '3' refers to the Inverter 3 while '4' refers to the inverter 4 while 'r' and 'f' refer to RISE and FALL.

```
tpdr3 = 1.144933e-10
tpdf3 = 1.122536e-10
tpdc = 1.13373e-10
tpdr4 = 1.923490e-10
tpdf4 = 1.594078e-10
tpdd = 1.75878e-10
```

\*Time values obtained from NGSPICE simulation

| Inverter   | Propagation Delay (in 10 <sup>-10</sup> s) |
|------------|--------------------------------------------|
| Inverter C | 1.13373                                    |
| Inverter D | 1.75878                                    |

We can observe that Propogation delays are again not the same for both the inverters and this can be attributed to the fact that they are driving different capacitive loads. Here  $I_3$  has series capacitance of both  $I_4$  and  $I_5$  whose  $C_{\rm eff}$  would be less than both  $I_4$  and  $I_5$  while  $I_4$  has load resistance equal to capacitance of  $I_5$  thus increasing the rise, fall times leading to high propagation delays

## Part D)

P L O T

Plot of  $I_{\rm DD}$  vs time .

X-axis: time(in S) Y-axis: Voltage(in mA)

---- I<sub>DD</sub>



• Here we are plotting  $-I_{DD}$ . So initially we have a small spike of positive current as Gate voltage of the inverter is negative. Then we can observe a positive spike as the input voltage turns out to be greater than the output voltage {Linear}. Then the current falls back again as input voltages becomes less than the output voltage {Cut-off}

## Part E)

P

L

0

T

S

Plot of I<sub>SS</sub> vs time .

X-axis: time(in S) Y-axis: Voltage(in mA)

---- I<sub>SS</sub>



• Here we are plotting  $-I_{SS}$  .It's very intuitive to see that we get almost same shape as the before plot with an offset as we are replacing a PMOS with NMOS. Both NMOS and PMOS act the same way except their region of operations change thus creating the offset in x-axis and different  $V_T$  values result in different magnitudes for both which is also clearly noticeable in the plots.

#### Question 5)

- 5. Design a 31 stage ring oscillator (RO) using  $L=2\lambda$ ,  $W_n=10\lambda$  and  $W_p=25\lambda$ , where  $\lambda=0.09\mu m$ .
  - (a) Write NGSPICE netlist for the RO and find frequency  $(f_{RO})$  of oscillation and delay  $(\tau_D)$  of a single inverter from simulation results. Do the values obtained from simulation results satisfy  $f_{RO} = \frac{1}{62\tau_D}$ , comment.
  - (b) Draw an optimized layout for the 31 stage RO using MAGIC layout editor. (Hint: Some useful magic commands-:getcell inverter-layout-name, :array <columns> <rows>, :upsidedown)
  - (c) Extract the netlist of the RO from the layout with parasitics and use NGSPICE to find  $f_{RO}$  and  $\tau_D$
  - (d) Compare the pre-layout and post-layout simulation results and comment on the difference (if any).

#### Part A)

N E S

```
.include TSMC_180nm.txt
.param SUPPLY=1.8
.param LAMBDA=0.09u
.global gnd vdd
*vin a 0 pulse 0 1.8 Ons 1ns 1ns 10ns 20ns
Vdd vdd gnd 'SUPPLY'
*vin a gnd 1.8
```

```
x30 a31 a30 vdd gnd inv
x31 a1 a31 vdd gnd inv
.tran 0.1n 20n
*.dc vin 0 1.8 0.01
.ic v(a1) = 1.8V
 measure tran tperiod
 TRIG v(a1) VAL='SUPPLY/2' RISE=1
 TARG v(a1) VAL='SUPPLY/2' RISE=2
measure tran tpdr
 TRIG v(a1) VAL='SUPPLY/2' FALL=1
+ TARG v(a2) VAL='SUPPLY/2' RISE=1
measure tran tpdf
 TRIG v(a1) VAL='SUPPLY/2' RISE=1
TARG v(a2) VAL='SUPPLY/2' FALL=1
measure tran tpd param='(tpdr+tpdf)/2' goal=0
control
```

• For preparing the Ring Oscillator (RO), we use subckt to get the 31 CMOS inverters and connect the output of final inverter to the input of initial inverter. Theory says that RO should have odd number of inverters (here 31) to get a oscillator. Since all inverters are chained up, delays of each inverter gets added up at every stage.



Plot of V<sub>A</sub> vs time and V<sub>B</sub> vs time where A and B are two terminals of an inverter/

X-axis: time(in S) Y-axis: Voltage(in V)

---- V<sub>A</sub> ---- V<sub>B</sub>



```
tperiod = 2.607751e-09
tpdr = 4.100509e-11
tpdf = 4.185947e-11
tpd = 4.14323e-11
```

Here we can note that  $T_{PD}$  = 4.143 \* 10<sup>-11</sup> while  $F_{RO}$  = 1/ $t_{period}$  = 1/(2.607 \* 10<sup>-9</sup>). Here Time period is the time between two rising edges. We can note that

$$F_{RO} = 1/62\tau_D$$

is approximately satisfied with the values obtained.

#### Part B)

#### **LAYOUT**



Here for creating the ring oscillator, I've initially designed a single CMOS inverter with parameters mentioned. This used *getcell* function to get a copy of inverter in another MAGIC file and then used array 15 1 and array 16 1 to get two the inverters in two rows. And then later flipped and mirror imaged using *upsidedown* for a row of inverters and then connected the initial and final inverter using Metal 1. We can note that we have created 2 rows of inverters instead of 1 to get better capacitances as supposed to a linear one which would result in higher capacitance value that would substantially increase the RISE and FALL times.

#### Parameters used:

- P-diffusion  $12\lambda / 25\lambda$
- N-diffusion 12λ / 10λ

#### Part C) Netlist

```
Q5 Viswanadh 2019112011
.include TSMC_180nm.txt
.param SUPPLY=1.8
.option scale=0.09u
.global gnd vdd

Vdd vdd gnd 'SUPPLY'
.option scale=0.09u
```

```
M1000 orio orin vdd inverter_1[0]w_n8_n5# CMOSP w=25 l=2
+ ad=125 pd=60 as=250 ps=120
M1001 orio orin gnd Gnd CMOSN w=10 l=2
+ ad=50 pd=30 as=50 ps=30
M1002 inverter_0[2]in orio vdd inverter_1[1]w_n8_n5# CMOSP w=25 l=2
+ ad=125 pd=60 as=250 ps=120
M1003 inverter_0[2]in orio gnd Gnd CMOSN w=10 l=2
+ ad=50 pd=30 as=50 ps=30
```

C362 gnd Gnd 0.11fF
C363 vdd Gnd 0.06fF
C364 orio Gnd 0.21fF
C365 inverter\_1[1]w\_n8\_n5# Gnd 2.21fF
C366 gnd Gnd 0.11fF
C367 vdd Gnd 0.06fF
C368 inverter\_1[0]w\_n8\_n5# Gnd 2.21fF

I got around ~350 capacitances

```
.tran 0.1ns 20n
.ic v(orin) = 1.8V
.measure tran tperiod
 TRIG v(orin) VAL='SUPPLY/2' RISE=1
 TARG v(orin) VAL='SUPPLY/2' RISE=2
measure tran tpdr
 TRIG v(orin) VAL='SUPPLY/2' FALL=1
 TARG v(orio) VAL='SUPPLY/2' RISE=1
measure tran tpdf
 TRIG v(orin) VAL='SUPPLY/2' RISE=1
 TARG v(orio) VAL='SUPPLY/2' FALL=1
.measure tran tpd param='(tpdr+tpdf)/2' goal=0
.control
plot orin orio
```



Plot of  $V_A$  vs time and  $V_B$  vs time where A (orin) and B (orio) are two terminals of an inverter.

X-axis: time(in S) Y-axis: Voltage(in V)

---- V<sub>A</sub> ---- V<sub>B</sub>



```
Measurements for Transient Analyst

tperiod = 2.662498e-09

tpdr = 4.013288e-11

tpdf = 4.662410e-11

tpd = 4.33785e-11
```

Here we can note that TPD =  $4.33 * 10^{-11}$  while  $F_{RO} = 1/t_{period} = 1/(2.6624 * 10^{-9})$ . Here I defined Time period as the time between two rising edges. We can note that

$$F_{RO} = 1/62\tau_D$$

is approximately satisfied with the values obtained.

#### Part D)

|             | Propagation delay (T <sub>D</sub> in nS) | Time period (T <sub>period</sub> in nS) | 2*31*delay (in nS) |
|-------------|------------------------------------------|-----------------------------------------|--------------------|
| Pre-layout  | 0.041                                    | 2.607                                   | 2.542              |
| Post-layout | 0.0433                                   | 2.66                                    | 2.6846             |

We can observe difference in Delays and time periods between Pre and Post layouts as parasitic capacitances are excluded in the Pre layout while they are included in the Post layout hence giving higher timings for delay and time period.